Part Number Hot Search : 
B23N15 TP120 2SC22 AD5011B 210L4 PIC12F PM200 MK105
Product Description
Full Text Search
 

To Download OP484 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 Precision Rail-to-Rail Input and Output Operational Amplifiers OP184/OP284/OP484
FEATURES
Single-supply operation Wide bandwidth: 4 MHz Low offset voltage: 65 V Unity-gain stable High slew rate: 4.0 V/s Low noise: 3.9 nV/Hz
PIN CONFIGURATIONS
NULL -IN A +IN A V-
1 2 3 4
OP184
- + TOP VIEW (Not to Scale) NC = NO CONNECT
8 7 6 5
NC V+ OUT A NULL
00293-001
APPLICATIONS
Battery-powered instrumentation Power supply control and protection Telecom DAC output amplifier ADC input buffer
Figure 1. 8-Lead SOIC (S-Suffix)
OUT A -IN A +IN A V-
1 2 3 4
OP284
8 7 6 5
V+ OUT B -IN B
00293-002
+IN B
GENERAL DESCRIPTION
The OP184/OP284/OP484 are single, dual, and quad single-supply, 4 MHz bandwidth amplifiers featuring rail-to-rail inputs and outputs. They are guaranteed to operate from 3 V to 36 V (or 1.5 V to 18 V) and function with a single supply as low as 1.5 V. These amplifiers are superb for single-supply applications requiring both ac and precision dc performance. The combination of bandwidth, low noise, and precision makes the OP184/OP284/OP484 useful in a wide variety of applications, including filters and instrumentation. Other applications for these amplifiers include portable telecom equipment, power supply control and protection, and as amplifiers or buffers for transducers with wide output ranges. Sensors requiring a rail-to-rail input amplifier include Hall effect, piezo electric, and resistive transducers. The ability to swing rail-to-rail at both the input and output enables designers to build multistage filters in single-supply systems and to maintain high signal-to-noise ratios. The OP184/OP284/OP484 are specified over the hot extended industrial (-40C to +125C) temperature range. The single is available in 8-lead SOIC surface mount packages. The dual is available in 8-lead PDIP and SOIC surface mount packages. The quad OP484 is available in 14-lead PDIP and 14-lead, narrow-body SOIC packages.
TOP VIEW (Not to Scale)
Figure 2. 8-Lead PDIP (P-Suffix) 8-Lead SOIC (S-Suffix)
OUT A -IN A +IN A V+ +IN B -IN B OUT B
1 2 3 4 5 6 7
14 OUT D 13 -IN D
TOP VIEW (Not to Scale)
OP484
12 +IN D 11 V- 10 +IN C
00293-003
9 8
-IN C OUT C
Figure 3. 14-Lead PDIP (P-Suffix) 14-Lead Narrow-Body SOIC (S-Suffix)
Rev. D
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.
One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781.329.4700 www.analog.com Fax: 781.461.3113 (c)2006 Analog Devices, Inc. All rights reserved.
OP184/OP284/OP484 TABLE OF CONTENTS
Features .............................................................................................. 1 Applications....................................................................................... 1 General Description ......................................................................... 1 Pin Configurations ........................................................................... 1 Revision History ............................................................................... 2 Specifications..................................................................................... 3 Electrical Characteristics............................................................. 3 Absolute Maximum Ratings............................................................ 6 Thermal Resistance ...................................................................... 6 ESD Caution.................................................................................. 6 Typical Performance Characteristics ............................................. 7 Applications Information .............................................................. 14 Functional Description.............................................................. 14 Input Overvoltage Protection ................................................... 14 Output Phase Reversal............................................................... 15 Designing Low Noise Circuits in Single-Supply Applications ................................................................................ 15 Overdrive Recovery ................................................................... 16 Single-Supply, 3 V Instrumentation Amplifier ...................... 17 2.5 V Reference from a 3 V Supply .......................................... 17 5 V Only, 12-Bit DAC Swings Rail-to-Rail ............................. 17 High-Side Current Monitor ...................................................... 18 Capacitive Load Drive Capability ............................................ 18 Low Dropout Regulator with Current Limiting..................... 19 3 V, 50 Hz/60 Hz Active Notch Filter with False Ground..... 20 Outline Dimensions ....................................................................... 21 Ordering Guide .......................................................................... 22
REVISION HISTORY
4/06--Rev. C to Rev. D Changes to Table 1............................................................................ 3 Changes to Table 2............................................................................ 4 Changes to Table 3............................................................................ 5 Deleted Reference to 1993 System Applications Guide............... 15 3/06--Rev. B to Rev. C Changes to Figure 1 Caption........................................................... 1 Changes to Table 1............................................................................ 3 Changes to Table 2............................................................................ 4 Changes to Table 3............................................................................ 5 Changes to Table 4............................................................................ 6 Changes to Figure 5 through Figure 9 ........................................... 7 Changes to Functional Description Section ............................... 14 Deleted SPICE Macro Model ........................................................ 21 Updated Outline Dimensions ....................................................... 21 Changes to Ordering Guide .......................................................... 22 9/02--Rev. A to Rev. B Changes to Pin Configurations ...................................................... 1 Changes to Specifications, Input Bias Current Maximum.......... 2 Changes to Ordering Guide ............................................................ 5 Updated Outline Dimensions....................................................... 19 6/02--Rev. 0 to Rev. A
Rev. D | Page 2 of 24
OP184/OP284/OP484 SPECIFICATIONS
ELECTRICAL CHARACTERISTICS
@ VS = 5.0 V, VCM = 2.5 V, TA = 25C, unless otherwise noted. Table 1.
Parameter INPUT CHARACTERISTICS Offset Voltage, OP184/OP284E Grade 1 Offset Voltage, OP184/OP284F Grade1 Offset Voltage, OP484E Grade1 Offset Voltage, OP484F Grade1 Input Bias Current Input Offset Current Input Voltage Range Common-Mode Rejection Ratio Large Signal Voltage Gain Bias Current Drift OUTPUT CHARACTERISTICS Output Voltage High Output Voltage Low Output Current POWER SUPPLY Power Supply Rejection Ratio Supply Current/Amplifier Supply Voltage Range DYNAMIC PERFORMANCE Slew Rate Settling Time Gain Bandwidth Product Phase Margin NOISE PERFORMANCE Voltage Noise Voltage Noise Density Current Noise Density
1
Symbol VOS
Conditions
Min
Typ
Max 65 165 125 350 75 175 150 450 450 600 50 50 5
Unit V V V V V V V V nA nA nA nA V dB dB V/mV V/mV pA/C V mV mA dB mA V V/s s MHz Degrees V p-p nV/Hz pA/Hz
-40C TA +125C VOS -40C TA +125C VOS -40C TA +125C VOS -40C TA +125C IB -40C TA +125C IOS -40C TA +125C CMRR AVO IB/T VOH VOL IOUT PSRR ISY VS SR tS GBP Oo en p-p en in IL = 1.0 mA IL = 1.0 mA 4.85 VCM = 0 V to 5 V VCM = 1.0 V to 4.0 V, -40C TA +125C RL = 2 k, 1 V VO 4 V RL = 2 k, -40C TA +125C 0 60 86 50 25 2 60
240 150
125 6.5
VS = 2.0 V to 10 V, -40C TA +125C VO = 2.5 V, -40C TA +125C
76 3 1.45 36 2.4 2.5 3.25 45 0.3 3.9 0.4
RL = 2 k To 0.01%, 1.0 V step
1.65
0.1 Hz to 10 Hz f = 1 kHz
Input offset voltage measurements are performed by automated test equipment approximately 0.5 seconds after application of power.
Rev. D | Page 3 of 24
OP184/OP284/OP484
@ VS = 3.0 V, VCM = 1.5 V, TA = 25C, unless otherwise noted. Table 2.
Parameter INPUT CHARACTERISTICS Offset Voltage, OP184/OP284E Grade1 Offset Voltage, OP184/OP284F Grade1 Offset Voltage, OP484E Grade1 Offset Voltage, OP484F Grade1 Input Bias Current Input Offset Current Input Voltage Range Common-Mode Rejection Ratio OUTPUT CHARACTERISTICS Output Voltage High Output Voltage Low POWER SUPPLY Power Supply Rejection Ratio Supply Current/Amplifier DYNAMIC PERFORMANCE Gain Bandwidth Product NOISE PERFORMANCE Voltage Noise Density
1
Symbol VOS
Conditions
Min
Typ
Max 65 165 125 350 100 200 150 450 450 600 50 3
Unit V V V V V V V V nA nA nA V dB dB V mV dB mA MHz nV/Hz
-40C TA +125C VOS -40C TA +125C VOS -40C TA +125C VOS -40C TA +125C IB IOS CMRR -40C TA +125C -40C TA +125C VCM = 0 V to 3 V VCM = 0 V to 3 V, -40C TA +125C IL = 1.0 mA IL = 1.0 mA VS = 1.25 V to 1.75 V VO = 1.5 V, -40C TA +125C 0 60 56 2.85 60
VOH VOL PSRR ISY GBP en
125 76 1.35 3
f = 1 kHz
3.9
Input offset voltage measurements are performed by automated test equipment approximately 0.5 seconds after application of power.
Rev. D | Page 4 of 24
OP184/OP284/OP484
@ VS = 15.0 V, VCM = 0 V, TA = 25C, unless otherwise noted. Table 3.
Parameter INPUT CHARACTERISTICS Offset Voltage, OP184/OP284E Grade 1 Offset Voltage, OP184/OP284F Grade1 Offset Voltage, OP484E Grade1 Offset Voltage, OP484F Grade1 Input Bias Current Input Offset Current Input Voltage Range Common-Mode Rejection Ratio Large Signal Voltage Gain Offset Voltage Drift E Grade Bias Current Drift OUTPUT CHARACTERISTICS Output Voltage High Output Voltage Low Output Current POWER SUPPLY Power Supply Rejection Ratio Supply Current/Amplifier Supply Current/Amplifier DYNAMIC PERFORMANCE Slew Rate Full-Power Bandwidth Settling Time Gain Bandwidth Product Phase Margin NOISE PERFORMANCE Voltage Noise Voltage Noise Density Current Noise Density
1
Symbol VOS
Conditions
Min
Typ
Max 100 200 175 375 150 300 250 500 450 575 50 +15
Unit V V V V V V V V nA nA nA V dB dB V/mV V/mV V/C pA/C V V mA dB mA mA V/s kHz s MHz Degrees V p-p nV/Hz pA/Hz
-40C TA +125C VOS -40C TA +125C VOS -40C TA +125C VOS -40C TA +125C IB IOS CMRR AVO VOS/T VB/T
B
80 -40C TA +125C -40C TA +125C VCM = -14.0 V to +14.0 V, -40C TA +125C VCM = -15.0 V to +15.0 V RL = 2 k, -10 V VO 10 V RL = 2 k, -40 V TA +125C -15 86 80 150 75 90 1000 0.2 150 IL = 1.0 mA IL = 1.0 mA 14.8
2.00
VOH VOL IOUT PSRR ISY ISY SR BWp tS GBP Oo en p-p en in
-14.875 10
VS = 2.0 V to 18 V, -40C TA +125C VO = 0 V, -40C TA +125C VS = 18 V, -40C TA +125C RL = 2 k 1% distortion, RL = 2 k, VO = 29 V p-p To 0.01%, 10 V step
90 2.0 2.25 2.4 4.0 35 4 4.25 50 0.3 3.9 0.4
0.1 Hz to 10 Hz f = 1 kHz
Input offset voltage measurements are performed by automated test equipment approximately 0.5 seconds after application of power.
Rev. D | Page 5 of 24
OP184/OP284/OP484 ABSOLUTE MAXIMUM RATINGS
Table 4.
Parameter Supply Voltage Input Voltage Differential Input Voltage1 Output Short-Circuit Duration to GND Storage Temperature Range P-Suffix, S-Suffix Packages Operating Temperature Range OP184/OP284/OP484E/OP484F Junction Temperature Range P-Suffix, S-Suffix Packages Lead Temperature (Soldering 60 sec)
1
Rating 18 V 18 V 0.6 V Indefinite
Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Absolute maximum ratings apply to both DICE and packaged parts, unless otherwise noted.
-65C to +150C -40C to +125C -65C to +150C 300C
THERMAL RESISTANCE
JA is specified for the worst-case conditions; that is, JA is specified for device in socket for CERDIP and PDIP. JA is specified for device soldered in circuit board for SOIC packages. Table 5. Thermal Resistance
Package Type 8-Lead PDIP (P-Suffix) 8-Lead SOIC (S-Suffix) 14-Lead PDIP (P-Suffix) 14-Lead SOIC (S-Suffix) JA 103 158 83 92 JC 43 43 39 27 Unit C/W C/W C/W C/W
For input voltages greater than 0.6 V, the input current should be limited to less than 5 mA to prevent degradation or destruction of the input devices.
ESD CAUTION
ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.
VCC RB1 TP JB1 Q1 -IN QL2 QB2 CB1 N+ M P+ QB1 R1 JB2 R2 CC1 R5 RB2 QB3 QB4 QB7 Q3 QL1 Q7 Q4 Q2 +IN Q9 Q5 Q6 Q10 R6 C FF Q11 Q8 Q12 QB9 QB10 CC2 OUT CO Q18 R7 QB8 Q13 R8 Q14 R9 Q15 R10 VEE
00293-004
R3
R4
QB6
QB5
RB3
RB4
R11 Q16 Q17
Figure 4. Simplified Schematic
Rev. D | Page 6 of 24
OP184/OP284/OP484 TYPICAL PERFORMANCE CHARACTERISTICS
300 270 240 210
QUANTITY
QUANTITY
VS = 3V TA = 25C VCM = 1.5V
300 VS = 5V -40C TA +125C
250
200
180 150 120 90 60 30 0 -100 -75 -50 -25 0 25 50 75
00293-005
150
100
50
00293-008
0
100
0
0.25
0.50
0.75
1.00
1.25
1.50
INPUT OFFSET VOLTAGE (V)
OFFSET VOLTAGE DRIFT, TCVOS (V/C)
Figure 5. Input Offset Voltage Distribution
300 270 240 210 VS = 5V TA = 25C VCM = 2.5V
Figure 8. Input Offset Voltage Drift Distribution
300 VS = 15V -40C TA +125C
250
200
QUANTITY
QUANTITY
180 150 120 90 60 30 0 -100 -75 -50 -25 0 25 50 75
00293-006
150
100
50
00293-009
0
100
0
0.25
0.50
0.75
1.00
1.25
1.50
INPUT OFFSET VOLTAGE (V)
OFFSET VOLTAGE DRIFT, TCVOS (V/C)
Figure 6. TPC 2. Input Offset Voltage Distribution
200 175 150 125 100 75 50
00293-007
Figure 9. Input Offset Voltage Drift Distribution
-40 VCM = VS/2 -45
INPUT BIAS CURRENT (nA)
VS = 15V TA = 25C
-50 -55 VS = +5V -60 -65 -70 -75 -80 -40
QUANTITY
VS = 15V
00293-010
25 0 -125 -100
-75
-50 -25 0 25 50 75 INPUT OFFSET VOLTAGE (V)
100
125
25
85
125
TEMPERATURE (C)
Figure 7. Input Offset Voltage Distribution
Figure 10. Bias Current vs. Temperature
Rev. D | Page 7 of 24
OP184/OP284/OP484
500
SUPPLY CURRENT/PER AMPLIFIER (mA)
1.50 VS = 15V 1.25 TA = 25C
400 300
INPUT BIAS CURRENT (nA)
200 100 0 -100 -200 -300
00293-011
1.00
0.75
0.50
0.25
00293-014
-400 -500 -15 -10 -5 0 5 10
15
0
0
2.5
5.0
7.5
10.0
12.5
15.0
17.5
20.0
COMMON-MODE VOLTAGE (V)
SUPPLY VOLTAGE (V)
Figure 11. Input Bias Current vs. Common-Mode Voltage
1000 VS = 15V 50
Figure 14. Supply Current vs. Supply Voltage
VS = 15V
SHORT-CIRCUIT CURRENT (mA)
40 +ISC 30 -ISC 20 +ISC 10
00293-015
OUTPUT VOLTAGE (V)
SOURCE 100
-ISC
SINK
00293-012
VS = +5V, VCM = +2.5V 0 -50
10 0.01
0.1
1
10
-25
0
25
50
75
100
125
LOAD CURRENT (mA)
TEMPERATURE (C)
Figure 12. Output Voltage to Supply Rail vs. Load Current
1.2 1.1 VS = 15V
OPEN-LOOP GAIN (dB)
Figure 15. Short-Circuit Current vs. Temperature
70 60 50 40 30 20 10 0 -10
00293-013
SUPPLY CURRENT/AMPLIFIER (mA)
VS = 5V TA = 25C NO LOAD
PHASE SHIFT (Degrees)
00293-016
1.0 0.9 0.8 0.7 VS = +3V 0.6 0.5 -40
0 45 90 135 180 225 270 100k 1M FREQUENCY (Hz) 10M
VS = +5V
-20 -30 10k
25
85
125
TEMPERATURE (C)
Figure 13. Supply Current vs. Temperature
Figure 16. Open-Loop Gain and Phase vs. Frequency (No Load)
Rev. D | Page 8 of 24
OP184/OP284/OP484
70 60 50 40 30 20 10 0 -10 -20 -30 10k 100k 1M FREQUENCY (Hz) 10M VS = 3V TA = 25C NO LOAD 60 50 40 VS = 5V RL = 2k TA = 25C
CLOSED-LOOP GAIN (dB)
PHASE SHIFT (Degrees)
OPEN-LOOP GAIN (dB)
0 45 90 135 180 225
30 20 10 0 -10 -20
00293-017
270
-30 -40 10 100 1k 10k 100k 1M
10M
FREQUENCY (Hz)
Figure 17. Open-Loop Gain and Phase vs. Frequency (No Load)
70 60 50 40 30 20 10 0 -10 -20 -30 10k 100k 1M FREQUENCY (Hz) 10M VS = 15V TA = 25C NO LOAD
Figure 20. Closed-Loop Gain vs. Frequency (2 k Load)
60 50 40 VS = 15V RL = 2k TA = 25C
CLOSED-LOOP GAIN (dB)
PHASE SHIFT (Degrees)
OPEN-LOOP GAIN (dB)
0 45 90 135 180 225
30 20 10 0 -10 -20
00293-018
270
-30 -40 10 100 1k 10k 100k 1M
10M
FREQUENCY (Hz)
Figure 18. Open-Loop Gain and Phase vs. Frequency (No Load)
2500
Figure 21. Closed-Loop Gain vs. Frequency (2 k Load)
60 50 VS = 3V RL = 2k TA = 25C
2000
40
CLOSED-LOOP GAIN (dB)
OPEN-LOOP GAIN (V/mV)
30 20 10 0 -10 -20
1500
VS = 15V -10V < VO < +10V RL = 2k
1000 VS = +5V +1V < VO < +10V RL = 2k
00293-019
500
-30 -40 10 100 1k 10k 100k 1M
0 -50
-25
0
25
50
75
100
125
10M
TEMPERATURE (C)
FREQUENCY (Hz)
Figure 19. Open-Loop Gain vs. Temperature
Figure 22. Closed-Loop Gain vs. Frequency (2 k Load)
Rev. D | Page 9 of 24
00293-020
00293-020
00293-020
OP184/OP284/OP484
300 270 240 VS = 5V TA = 25C AV = +100 AV = +10 5
MAXIMUM OUTPUT SWING (V p-p)
4
OUTPUT IMPEDANCE ()
210 180 150 120 90 60
3
2
1
00293-023
30 0 10 100 1k 10k 100k
1M
10M
0 1k
10k
100k FREQUENCY (Hz)
1M
10M
FREQUENCY (Hz)
Figure 23. Output Impedance vs. Frequency
300 270 240 VS = 15V TA = 25C 6
Figure 26. Maximum Output Swing vs. Frequency
VS = 15V VIN = 14V RL = 2k TA = 25C
210 180 150 120 90 60
00293-024
MAXIMUM OUTPUT SWING (V p-p)
5
OUTPUT IMPEDANCE ()
AV = +100
AV = +10
4
3
2
1
00293-027
30 0 10 100 1k 10k 100k 1M
AV = +1
10M
0 1k
10k
100k FREQUENCY (Hz)
1M
10M
FREQUENCY (Hz)
Figure 24. Output Impedance vs. Frequency
300 270 240 VS = 3V TA = 25C AV = +100 AV = +10 180 160 140 120
Figure 27. Maximum Output Swing vs. Frequency
TA = 25C
OUTPUT IMPEDANCE ()
210
CMRR (dB)
180 150 120 90 60
00293-025
100 80 60 40 20 VS = +3V VS = +5V
00293-028
VS = 15V
30 0 10 100 1k 10k 100k 1M
AV = +1
0 -20 10 100 1k 10k 100k 1M
10M
10M
FREQUENCY (Hz)
FREQUENCY (Hz)
Figure 25. Output Impedance vs. Frequency
Figure 28. CMRR vs. Frequency
Rev. D | Page 10 of 24
00293-026
AV = +1
VS = 5V VIN = 0.5V TO 4.5V RL = 2k TA = 25C
OP184/OP284/OP484
160 140 120 100 TA = 25C 25 30 2.5V VS 15V TA = 25C
NOISE DENSITY (nV/ Hz)
00293-029
20
PSRR (dB)
80 60 40 20 0 -20 -40 10 100 1k 10k 100k VS = +3V 1M VS = 15V
15
VS = +5V
10
5
00293-032
10M
0
1
10
100 FREQUENCY (Hz)
1000
FREQUENCY (Hz)
Figure 29. PSRR vs. Frequency
80 VS = 2.5V TA = 25C, AVCL = 1 70 V = 50mV IN 60 10
Figure 32. Voltage Noise Density vs. Frequency
2.5V VS 15V TA = 25C
CURRENT NOISE DENSITY (pA/ Hz)
00293-030
8
OVERSHOOT (%)
50 40 30 20 10 0 10
-OS
6
+OS
4
2
00293-033
100 CAPACITIVE LOAD (pF)
1000
0
1
10
100 FREQUENCY (Hz)
1000
Figure 30. Small Signal Overshoot vs. Capacitive Load
7 6 +SLEW RATE 5 VS = 15V RL = 2k 5 4 3 2
Figure 33. Current Noise Density vs. Frequency
VS = 5V TA = 25C
SLEW RATE (V/s)
STEP SIZE (V)
-SLEW RATE 4 3 2 1 0 -50
1 0 -1 -2 0.1% 0.01%
+SLEW RATE -SLEW RATE
00293-031
-4 -5 0 1 2 3 4 5 6
-25
0
25
50
75
100
125
TEMPERATURE (C)
SETTLING TIME (s)
Figure 31. Slew Rate vs. Temperature
Figure 34. Step Size vs. Settling Time
Rev. D | Page 11 of 24
00293-034
VS = 5V RL = 2k
-3
OP184/OP284/OP484
10 8 6 4 VS = 15V TA = 25C
160 140 TA = 25C
CHANNEL SEPARATION (dB)
120 100 80 60 40 20 0 -20 -40 100 1k 10k 100k 1M
00293-038
VS = 15V
STEP SIZE (V)
2 0 -2 -4 -6 -8 -10 0 1 2 3 4 5 6
00293-035
0.1%
0.01%
VS = +3V
10M
SETTLING TIME (s)
FREQUENCY (Hz)
Figure 35. Step Size vs. Settling Time
VS = 15V AV = 100k en = 0.3V p-p 400mV
Figure 38. Channel Separation vs. Frequency
VS = 5V AV = +1 RL = OPEN CL = 300pF TA = 25C
100 90
100 90
10 0%
00293-036
0V
10 0%
00293-039 00293-040
10mV
1s
100mV
1s
Figure 36. 0.1 Hz to 10 Hz Noise
VS = 5V, 0V AV = 100k en = 0.3V p-p 400mV
Figure 39. Small Signal Transient Response
VS = 5V AV = +1 RL = 2k CL = 300pF TA = 25C
100 90
100 90
10 0%
0V
00293-037
10 0%
10mV
1s
100mV
1s
Figure 37. 0.1 Hz to 10 Hz Noise
Figure 40. Small Signal Transient Response
Rev. D | Page 12 of 24
OP184/OP284/OP484
0.1 VS = 1.5V AV = +1 NO LOAD TA = 25C VO = 0.75V
100
+200mV
90
THD+N (%)
AV = +1000 VS = 2.5V RL = 2k 0.01
0V
VO = 2.5V -200mV
10
100mV
500ns
00293-041
0.0005 20
100
1k FREQUENCY (Hz)
10k
20k
Figure 41. Small Signal Transient Response
VS = 0.75V AV = +1 NO LOAD TA = 25C
Figure 43. Total Harmonic Distortion vs. Frequency
100
+200mV
90
0V
-200mV
10 0%
100mV
1s
Figure 42. Small Signal Transient Response
00293-042
Rev. D | Page 13 of 24
00293-043
0%
0.001
VO = 1.5V
OP184/OP284/OP484 APPLICATIONS INFORMATION
FUNCTIONAL DESCRIPTION
The OP184/OP284/OP484 are precision single-supply, rail-to-rail operational amplifiers. Intended for the portable instrumentation marketplace, the OPx84 family of devices combine the attributes of precision, wide bandwidth, and low noise to make them a superb choice in single-supply applications that require both ac and precision dc performance. Other low supply voltage applications for which the OP284 is well suited are active filters, audio microphone preamplifiers, power supply control, and telecommunications. To combine all of these attributes with rail-to-rail input/output operation, novel circuit design techniques are used.
VPOS
To achieve rail-to-rail output, the OP284 output stage design employs a unique topology for both sourcing and sinking current. This circuit topology is illustrated in Figure 45. The output stage is voltage-driven from the second gain stage. The signal path through the output stage is inverting; that is, for positive input signals, Q1 provides the base current drive to Q6 so that it conducts (sinks) current. For negative input signals, the signal path via Q1Q2D1Q4Q3 provides the base current drive for Q5 to conduct (source) current. Both amplifiers provide output current until they are forced into saturation, which occurs at approximately 20 mV from the negative supply rail and 100 mV from the positive supply rail.
VPOS
R1 4k
I1
R2 4k - V01
R4 INPUT FROM SECOND GAIN STAGE I2 Q1 R1 Q3 Q5 VOUT Q6 R2 Q4 Q2 I1 R3
00293-044
Q1 +IN
Q3
D1 D2
Q4
Q2 -IN
- R3 3k I2 R4 3k
V02
D1 R5 R6
00293-045
VNEG
VNEG
Figure 44. OP284 Equivalent Input Circuit
Figure 45. OP284 Equivalent Output Circuit
For example, Figure 44 illustrates a simplified equivalent circuit for the input stage of the OP184/OP284/OP484. It comprises an NPN differential pair, Q1Q2, and a PNP differential pair, Q3Q4, operating concurrently. Diode Network D1Diode Network D2 serves to clamp the applied differential input voltage to the OP284, thereby protecting the input transistors against avalanche damage. Input stage voltage gains are kept low for input rail-to-rail operation. The two pairs of differential output voltages are connected to the OP284's second stage, which is a compound folded cascade gain stage. It is also in the second gain stage, where the two pairs of differential output voltages are combined into a single-ended, output signal voltage used to drive the output stage. A key issue in the input stage is the behavior of the input bias currents over the input commonmode voltage range. Input bias currents in the OP284 are the arithmetic sum of the base currents in Q1Q3 and in Q2Q4. As a result of this design approach, the input bias currents in the OP284 not only exhibit different amplitudes; they also exhibit different polarities. This effect is best illustrated by Figure 10. It is, therefore, of paramount importance that the effective source impedances connected to the OP284 inputs be balanced for optimum dc and ac performance.
Thus, the saturation voltage of the output transistors sets the limit on the OP284 maximum output voltage swing. Output short-circuit current limiting is determined by the maximum signal current into the base of Q1 from the second gain stage. Under output short-circuit conditions, this input current level is approximately 100 A. With transistor current gains around 200, the short-circuit current limits are typically 20 mA. The output stage also exhibits voltage gain. This is accomplished by the use of common-emitter amplifiers, and, as a result, the voltage gain of the output stage (thus, the open-loop gain of the device) exhibits a dependence to the total load resistance at the output of the OP284.
INPUT OVERVOLTAGE PROTECTION
As with any semiconductor device, if conditions exist where the applied input voltages to the device exceed either supply voltage, the input overvoltage I-V characteristic of the device must be considered. When an overvoltage occurs, the amplifier could be damaged, depending on the magnitude of the applied voltage and the magnitude of the fault current. Figure 46 illustrates the overvoltage I-V characteristic of the OP284. This graph was generated with the supply pins connected to GND and a curve tracer's collector output drive connected to the input.
Rev. D | Page 14 of 24
OP184/OP284/OP484
5 4 3
OUTPUT PHASE REVERSAL
Some operational amplifiers designed for single-supply operation exhibit an output voltage phase reversal when their inputs are driven beyond their useful common-mode range. Typically, for single-supply bipolar op amps, the negative supply determines the lower limit of their common-mode range. With these devices, external clamping diodes, with the anode connected to ground and the cathode to the inputs, prevent input signal excursions from exceeding the device's negative supply (that is, GND), preventing a condition that causes the output voltage to change phase. JFET-input amplifiers can also exhibit phase reversal, and, if so, a series input resistor is usually required to prevent it. The OP284 is free from reasonable input voltage range restrictions, provided that input voltages no greater than the supply voltages are applied. Although device output does not change phase, large currents can flow through the input protection diodes as shown in Figure 46. Therefore, the technique recommended in the Input Overvoltage Protection section should be applied to those applications where the likelihood of input voltages exceeding the supply voltages is high.
INPUT CURRENT (mA)
2 1 0 -1 -2 -3
00293-046
-4 -5 -5 -4 -3 -2 -1 0 1 2 3 4 5 INPUT VOLTAGE (V)
Figure 46. Input Overvoltage I-V Characteristics of the OP284
As shown in Figure 46, internal p-n junctions to the OP284 energize and permit current flow from the inputs to the supplies when the input is 1.8 V more positive and 0.6 V more negative than the respective supply rails. As illustrated in the simplified equivalent circuit shown in Figure 44, the OP284 does not have any internal current limiting resistors; thus, fault currents can quickly rise to damaging levels. This input current is not inherently damaging to the device, provided that it is limited to 5 mA or less. For the OP284, once the input exceeds the negative supply by 0.6 V, the input current quickly exceeds 5 mA. If this condition continues to exist, an external series resistor should be added at the expense of additional thermal noise. Figure 47 illustrates a typical noninverting configuration for an overvoltage-protected amplifier where the series resistance, RS, is chosen such that
DESIGNING LOW NOISE CIRCUITS IN SINGLESUPPLY APPLICATIONS
In single-supply applications, devices like the OP284 extend the dynamic range of the application through the use of rail-to-rail operation. In fact, the OPx84 family is the first of its kind to combine single-supply, rail-to-rail operation and low noise in one device. It is the first device in the industry to exhibit an input noise voltage spectral density of less than 4 nV/Hz at 1 kHz. It was also designed specifically for low-noise, singlesupply applications, and as such, some discussion on circuit noise concepts in single-supply applications is appropriate. Referring to the op amp noise model circuit configuration illustrated in Figure 48, the expression for an amplifier's total equivalent input noise voltage for a source resistance level, RS, is given by
e nT = 2 (e nR )2 + (i nOA x R )2 + (e nOA )2 , units in
RS =
VIN ( MAX ) - VSUPPLY 5 mA
For example, a 1 k resistor protects the OP284 against input signals up to 5 V above and below the supplies. For other configurations where both inputs are used, then each input should be protected against abuse with a series resistor. Again, to ensure optimum dc and ac performance, it is recommended to balance source impedance levels.
R2
[
]
V Hz
where: RS = 2R is the effective, or equivalent, circuit source resistance.
00293-047
VIN
R1
OP284
1/2
VOUT
(enOA)2 is the op amp equivalent input noise voltage spectral power (1 Hz BW). (inOA)2 is the op amp equivalent input noise current spectral power (1 Hz BW). (enR)2 is the source resistance thermal noise voltage power (4 kTR). k = Boltzmann's constant = 1.38 x 10-23 J/K. T is the ambient temperature in Kelvins of the circuit = 273.15 + TA (C).
Rev. D | Page 15 of 24
Figure 47. Resistance in Series with Input Limits Overvoltage Currents to Safe Values
OP184/OP284/OP484
R "NOISELESS"
eNR
eNOA iNOA
R "NOISELESS"
eNR iNOA
Figure 48. Op Amp Noise Circuit Model Used to Determine Total Circuit Equivalent Input Noise Voltage and Noise Figure
As a design aid, Figure 49 shows the total equivalent input noise of the OP284 and the total thermal noise of a resistor for comparison. Note that for source resistance less than 1 k, the equivalent input noise voltage of the OP284 is dominant.
100 FREQUENCY = 1kHz TA = 25C
00293-048
IDEAL NOISELESS OP AMP RS = 2R
Circuit noise figure is straightforward to calculate because the signal level in the application is not required to determine it. However, many designers using NF calculations as the basis for achieving optimum SNR believe that low noise figure is equal to low total noise. In fact, the opposite is true, as shown in Figure 50. Here, the noise figure of the OP284 is expressed as a function of the source resistance level. Note that the lowest noise figure for the OP284 occurs at a source resistance level of 10 k. However, Figure 49 shows that this source resistance level and the OP284 generate approximately 14 nV/Hz of total equivalent circuit noise. Signal levels in the application invariably increase to maximize circuit SNR, which is not an option in low voltage, single-supply applications.
10 9 8 FREQUENCY = 1kHz TA = 25C
EQUIVALENT THERMAL NOISE (nV/ Hz)
NOISE FIGURE (dB)
7 6 5 4 3 2
OP284 TOTAL EQUIVALENT NOISE 10
RESISTOR THERMAL NOISE ONLY
00293-049
1 0 100 1k 10k TOTAL SOURCE RESISTANCE, RS ()
1 100
1k
10k
100k
100k
TOTAL SOURCE RESISTANCE, RS ()
Figure 49. OP284 Total Noise vs. Source Resistance
Figure 50. OP284 Noise Figure vs. Source Resistance
Because circuit SNR is the critical parameter in the final analysis, the noise behavior of a circuit is often expressed in terms of its noise figure, NF. Noise figure is defined as the ratio of a circuit's output signal-to-noise to its input signal-to-noise. An expression of a circuit NF in dB, and in terms of the operational amplifier voltage and current noise parameters defined previously, is given by
In single-supply applications, therefore, it is recommended for optimum circuit SNR to choose an operational amplifier with the lowest equivalent input noise voltage and to choose source resistance levels consistent in maintaining low total circuit noise.
OVERDRIVE RECOVERY
The overdrive recovery time of an operational amplifier is the time required for the output voltage to recover to its linear region from a saturated condition. The recovery time is important in applications where the amplifier must recover quickly after a large transient event. The circuit shown in Figure 51 was used to evaluate the OP284 overload recovery time. The OP284 takes approximately 2 s to recover from positive saturation and approximately 1 s to recover from negative saturation.
R1 10k R2 10k +5V 2 R3 9k VIN 10V STEP 1/2 3 8
(e nOA )2 + (i nOA R S )2 NF (dB ) = 10 log 1 + (e nRS )2
where:

NF (dB) is the noise figure of the circuit, expressed in dB. RS is the effective, or equivalent, source resistance presented to the amplifier. (enOA)2 is the OP284 noise voltage spectral power (1 Hz BW). (inOA)2 is the OP284 noise current spectral power (1 Hz BW). (enRS)2 is the source resistance thermal noise voltage power = (4kTRS).
OP284
4 -5V
1
VOUT
00293-051
Figure 51. Output Overload Recovery Test Circuit
Rev. D | Page 16 of 24
00293-050
OP184/OP284/OP484
SINGLE-SUPPLY, 3 V INSTRUMENTATION AMPLIFIER
The low noise, wide bandwidth, and rail-to-rail input/output operation of the OP284 make it ideal for low supply voltage applications such as in the two op amp instrumentation amplifier shown in Figure 52. The circuit uses the classic two op amp instrumentation amplifier topology with four resistors to set the gain. The transfer equation of the circuit is identical to that of a noninverting amplifier. Resistor R2 and Resistor R3 should be closely matched to each other, as well as to Resistors (R1 + P1) and Resistor R4 to ensure good common-mode rejection performance. Resistor networks should be used in this circuit for R2 and R3 because they exhibit the necessary relative tolerance matching for good performance. Matched networks also exhibit tight relative resistor temperature coefficients for good circuit temperature stability. Trimming Potentiometer P1 is used for optimum dc CMR adjustment, and C1 is used to optimize ac CMR. With the circuit values as shown, Circuit CMR is better than 80 dB over the frequency range of 20 Hz to 20 kHz. Circuit RTI (Referred-to-Input) noise in the 0.1 Hz to 10 Hz band is an impressively low 0.45 V p-p. Resistor RP1 and Resistor RP2 serve to protect the OP284 inputs against input overvoltage abuse. Capacitor C2 can be included to the limit circuit bandwidth and, therefore, wide bandwidth noise in sensitive applications. The value of this capacitor should be adjusted depending on the required closed-loop bandwidth of the circuit. The R4 to C2 time constant creates a pole at a frequency equal to
f (3 dB ) = 1 2 R 4 C 2
The low TCVOS of the OP284 at 1.5 V/C helps maintain an output voltage temperature coefficient that is dominated by the temperature coefficients of R2 and R3. In this circuit with 100 ppm/C TCR resistors, the output voltage exhibits a temperature coefficient of 200 ppm/C. Lower tempco resistors are recommended for more accurate performance over temperature. One measure of the performance of a voltage reference is its capacity to recover from sudden changes in load current. While sourcing a steady-state load current of 1 mA, this circuit recovers to 0.01% of the programmed output voltage in 1.5 s for a total change in load current of 1 mA.
3V 3V R1 17.4k + AD589 - 2 3 8 1
1/2
0.1F 2.5VREF
OP284
4
R3 100k
R2 100k
P1 5k
00293-053
RESISTORS = 1%, 100ppm/C POTENTIOMETER = 10 TURN, 100ppm/C
Figure 53. 2.5 V Reference That Operates on a Single 3 V Supply
5 V ONLY, 12-BIT DAC SWINGS RAIL-TO-RAIL
The OP284 is ideal for use with a CMOS DAC to generate a digitally controlled voltage with a wide output range. Figure 54 shows a DAC8043 used in conjunction with the AD589 to generate a voltage output from 0 V to 1.23 V. The DAC is actually operating in voltage switching mode, where the reference is connected to the current output, IOUT, and the output voltage is taken from the VREF pin. This topology is inherently noninverting, as opposed to the classic current output mode, which is inverting and not usable in single-supply applications.
5V 8 VDD 3 IOUT
2.5 V REFERENCE FROM A 3 V SUPPLY
In many single-supply applications, the need for a 2.5 V reference often arises. Many commercially available monolithic 2.5 V references require at least a minimum operating supply of 4 V. The problem is exacerbated when the minimum operating supply voltage is 3 V. The circuit illustrated in Figure 53 is an example of a 2.5 V reference that operates from a single 3 V supply. The circuit takes advantage of the OP284 rail-to-rail input/output voltage ranges to amplify an AD589 1.235 V output to 2.5 V.
RP1 1k + VIN - RP2 1k 5 3 2 A1 1 R2 1.1k R3 1.1k 6 A2 4 R4 10k C2 3V 8 7 VOUT
R1 17.8k 1.23V AD589
RRB
2
DAC8043 VREF 1
5V GND CLK SR1 LD 4 7 6 5 3 1/2 2 8 1 VOUT = D 4096 (5V)
OP284
4
DIGITAL CONTROL
C1 AC CMRR TRIM 5pF TO 40pF
Figure 54. 5 V Only, 12-Bit DAC Swings Rail-to-Rail
R1 9.53k P1 500 A1, A2 = 1/2 OP284 R4 GAIN = 1 + R3 SET R2 = R3 R1 + P1 = R4
Figure 52. Single Supply, 3 V Low Noise Instrumentation Amplifier
Rev. D | Page 17 of 24
00293-052
In this application the OP284 serves two functions. First, it buffers the high output impedance of the DAC's VREF pin, which is on the order of 10 k. The op amp provides a low impedance output to drive any following circuitry.
00293-054
R3 232 1%
R2 32.4 1%
R4 100k 1%
OP184/OP284/OP484
Second, the op amp amplifies the output signal to provide a railto-rail output swing. In this particular case, the gain is set to 4.1 so that the circuit generates a 5 V output when the DAC output is at full scale. If other output voltage ranges are needed, such as 0 V VOUT 4.095 V, the gain can be easily changed by adjusting the values of R2 and R3. A snubber consists of a series R-C network (RS, CS), as shown in Figure 56, connected from the output of the device to ground. This network operates in parallel with the load capacitor, CL, to provide the necessary phase lag compensation. The value of the resistor and capacitor is best determined empirically.
5V 0.1F 1/2 VIN 100mV p-p
HIGH-SIDE CURRENT MONITOR
In the design of power supply control circuits, a great deal of design effort is focused on ensuring the long-term reliability a of a pass transistor over a wide range of load current conditions. As a result, monitoring and limiting device power dissipation is of prime importance in these designs. The circuit illustrated in Figure 55 is an example of a 3 V, single-supply, high-side current monitor that can be incorporated into the design of a voltage regulator with fold-back current limiting or a high current power supply with crowbar protection. This design uses an OP284's rail-to-rail input voltage range to sense the voltage drop across a 0.1 current shunt. A P-channel MOSFET used as the feedback element in the circuit converts the op amp's differential input voltage into a current. This current is applied to R2 to generate a voltage that is a linear representation of the load current. The transfer equation for the current monitor is given by R Monitor Output = R2 x SENSE x I L R1 For the element values shown, the transfer characteristic of the monitor output is 2.5 V/A.
3V RSENSE 0.1 3V R1 100 3 1/2 2 M1 SI9433 MONITOR OUTPUT S D
00293-055
OP284
RS 50 CS 100nF CL 1nF
VOUT
Figure 56. Snubber Network Compensates for Capacitive Load
The first step is to determine the value of Resistor RS. A good starting value is 100 (typically, the optimum value is less than 100 ). This value is reduced until the small-signal transient response is optimized. Next, CS is determined; 10 F is a good starting point. This value is reduced to the smallest value for acceptable performance (typically, 1 F). For the case of a 10 nF load capacitor on the OP284, the optimal snubber network is a 20 in series with 1 F. The benefit is immediately apparent, as shown in the scope photo in Figure 57. The top trace was taken with a 1 nF load, and the bottom trace was taken with the 50 , 100 nF snubber network in place. The amount of overshoot and ringing is dramatically reduced. Table 6 shows a few sample snubber networks for large load capacitors.
DLY
100
5.49s
IL 3V 0.1F
1nF LOAD ONLY
90
8 1
OP284
4
G
SNUBBER IN CIRCUIT
10 0%
00293-056
R2 2.49k
50mV 50mV
B
W
2s
Figure 55. High-Side Load Current Monitor
Figure 57. Overshoot and Ringing Is Reduced by Adding a Snubber Network in Parallel with the 1 nF Load
CAPACITIVE LOAD DRIVE CAPABILITY
The OP284 exhibits excellent capacitive load driving capabilities. It can drive up to 1 nF, as shown in Figure 28. Even though the device is stable, a capacitive load does not come without penalty in bandwidth. The bandwidth is reduced to less than 1 MHz for loads greater than 2 nF. A snubber network on the output does not increase the bandwidth, but it does significantly reduce the amount of overshoot for a given capacitive load.
Table 6. Snubber Networks for Large Capacitive Loads
Load Capacitance (CL) 1 nF 10 nF 100 nF Snubber Network (RS, CS) 50 , 100 nF 20 , 1 F 5 , 10 F
Rev. D | Page 18 of 24
00293-057
OP184/OP284/OP484
LOW DROPOUT REGULATOR WITH CURRENT LIMITING
Many circuits require stable, regulated voltages relatively close in potential to an unregulated input source. This low dropout type of regulator is readily implemented with a rail-to-rail output op amp, such as the OP284, because the wide output swing allows easy drive to a low saturation voltage pass device. Furthermore, it is particularly useful when the op amp also employs a rail-to-rail input feature because this factor allows it to perform high-side current sensing for positive rail current limiting. Typical examples are voltages developed from 3 V to 9 V range system sources or anywhere that low dropout performance is required for power efficiency. This 4.5 V example works from 5 V nominal sources with worst-case levels down to 4.6 V or less. Figure 58 shows such a regulator set up, using an OP284 plus a low RDS(ON), P-channel MOSFET pass device. Part of the low dropout performance of this circuit is provided by Q1, which has a rating of 0.11 with a gate drive voltage of only 2.7 V. This relatively low gate drive threshold allows operation of the regulator on supplies as low as 3 V without compromising overall performance. The circuit's main voltage control loop operation is provided by U1B, half of the OP284. This voltage control amplifier amplifies the 2.5 V reference voltage produced by Three Terminal U2, a REF192. The regulated output voltage VOUT is then R2 VOUT = VOUT 2 1 + R3
C4 0.1F
For this example, because VOUT of 4.5 V with VOUT2 = 2.5 V requires a U1B gain of 1.8 times, R3 and R2 are chosen for a ratio of 1.2:1 or 10.0 k:8.06 k (using closest 1% values). Note that for the lowest VOUT dc error, R2||R3 should be maintained equal to R1 (as in this example), and the R2 to R3 resistors should be stable, close tolerance metal film types. The table in Figure 58 summarizes R1 to R3 values for some popular voltages. However, note that, in general, the output can be anywhere between VOUT2 and the 12 V maximum rating of Q1. While the low voltage saturation characteristic of Q1 is a key part of the low dropout, another component is a low current sense comparison threshold with good dc accuracy. Here, this is provided by Current Sense Amplifier U1A, which is provided by a 20 mV reference from the 1.235 V, AD589 Reference Diode D2 and the R7 to R8 divider. When the product of the output current and the RS value match this voltage threshold, the current control loop is activated, and U1A drives the Q1 gate through D1. This causes the overall circuit operation to enter current mode control with a current limit, ILIMIT, defined as
V R7 I LIMIT = R ( D 2 ) R R7 + R8 S
VS > VOUT + 0.1V D2 AD589
+VS
RS 0.05 R7 4.99k R6 4.99k 3 R8 301k 2 4
Q1 SI9433DY R5 22.1k
8
OP284
1
U1A
D1 1N4148
C1 0.01F R9 27.4k D3 1N4148 R11 1k C5 0.01F 6 5 R1 4.53k
R4 2.21k
7 U1B OP284 R2 8.06k VOUT = 4.5V @ 350mA (SEE TABLE) R3k 10.0 10.0 10.0 10.0
C2 0.1F VC OPTIONAL ON/OFF CONTROL INPUT CMOS HI (OR OPEN) = ON LO = OFF VIN COMMON
2 3 4
U2 REF192
6 R10 1k C2 1F VOUT2 2.5V
VOUT 5.0V R3 10k 4.5V 3.3V 3.0V
OUTPUT TABLE R1k R2k 4.99 10.0 4.53 8.08 2.43 3.24 1.69 2.00
C6 10F
VOUT COMMON
Figure 58. Low Dropout Regulator with Current Limiting
Rev. D | Page 19 of 24
00293-058
OP184/OP284/OP484
Obviously, it is desirable to keep this comparison voltage small because it becomes a significant portion of the overall dropout voltage. Here, the 20 mV reference is higher than the typical offset of the OP284 but is still reasonably low as a percentage of VOUT (<0.5%). In adapting the limiter for other ILIMIT levels, Sense Resistor RS should be adjusted along with R7 to R8, to maintain this threshold voltage between 20 mV and 50 mV. Performance of the circuit is excellent. For the 4.5 V output version, the measured dc output change for a 225 mA load change was on the order of a few micro volts, while the dropout voltage at this same current level was about 30 mV. The current limit, as shown, is 400 mA, allowing the circuit to be used at levels up to 300 mA or more. While the Q1 device can actually support currents of several amperes, a practical current rating takes into account the 2.5 W, 25C dissipation of the the SOIC-8 device. Because a short-circuit current of 400 mA at an input level of 5 V causes a 2 W dissipation in Q1, other input conditions should be considered carefully in terms of potential overheating of Q1. Of course, if higher powered devices are used for Q1, this circuit can support outputs of tens of amperes as well as the higher VOUT levels already noted. The circuit shown can be used as either a standard low dropout regulator, or it can be used with on/off control. By driving Pin 3 of U1 with the optional logic control signal, VC, the output is switched between on and off. Note that when the output is off in this circuit, it is still active (that is, not an open circuit). This is because the off state simply reduces the voltage input to R1, leaving the U1A/U1B amplifiers and Q1 still active. When the on/off control is used, Resistor R10 should be used with U1 to speed on/off switching and to allow the output of the circuit to settle to a nominal zero voltage. Component D3 and Component R11 also aid in speeding up the on/off transition by providing a dynamic discharge path for C2. Off/on transition time is less than 1 ms, while the on/off transition is longer, but less than 10 ms. Notch filters are commonly used to reject power line frequency interference that often obscures low frequency physiological signals, such as heart rates, blood pressure readings, EEGs, and EKGs. This notch filter effectively squelches 60 Hz pickup at a Filter Q of 0.75. Substituting 3.16 k resistors for the 2.67 k resistor in the Twin-T section (R1 through R5) configures the active filter to reject 50 Hz interference.
3V
2 4
R1 2.67k
1
R2 2.67k C1 1F C2 1F 5 R3 2.67k R4 2.67k R5 1.33k (2.68k / 2) 6 A2 7 VO
A1 VIN
3 11
R6 10k
C3 2F (1F x 2) R11 10k C5 0.03F
R8 1k
R7 1k
Q = 0.75 NOTE: FOR 50Hz APPLICATIONS CHANGE R1, R2, R3, AND R4 TO 3.1k AND R5 TO 1.58k (3.16k / 2). C6 1F 1.5V
3V R9 20k C4 1F R10 20k
9
A3
10
8
R12 150
A1, A2, A3 = OP484
Figure 59. A 3 V Single-Supply, 50Hz to 60 Hz Active Notch Filter with False Ground
Amplifier A3 is the heart of the false ground bias circuit. It buffers the voltage developed at R9 and R10 and is the reference for the active notch filter. Because the OP484 exhibits a rail-to-rail input common-mode range, R9 and R10 are chosen to split the 3 V supply symmetrically. An in-the-loop compensation scheme is used around the OP484 that allows the op amp to drive C6, a 1 F capacitor, without oscillation. C6 maintains a low impedance ac ground over the operating frequency range of the filter. The filter section uses an OP484 in a Twin-T configuration whose frequency selectivity is very sensitive to the relative matching of the capacitors and resistors in the Twin-T section. Mylar is the material of choice for the capacitors, and the relative matching of the capacitors and resistors determines the pass band symmetry of the filter. Using 1% resistors and 5% capacitors produces satisfactory results.
3 V, 50 HZ/60 HZ ACTIVE NOTCH FILTER WITH FALSE GROUND
To process signals in a single-supply system, it is often best to use a false ground biasing scheme. A circuit that uses this approach is shown in Figure 59. In this circuit, a false ground circuit biases an active notch filter used to reject 50 Hz/60 Hz power line interference in portable patient monitoring equipment.
Rev. D | Page 20 of 24
00293-059
OP184/OP284/OP484 OUTLINE DIMENSIONS
0.400 (10.16) 0.365 (9.27) 0.355 (9.02)
8 1 5
4
0.280 (7.11) 0.250 (6.35) 0.240 (6.10)
PIN 1 0.100 (2.54) BSC 0.210 (5.33) MAX 0.150 (3.81) 0.130 (3.30) 0.115 (2.92) 0.022 (0.56) 0.018 (0.46) 0.014 (0.36) 0.070 (1.78) 0.060 (1.52) 0.045 (1.14) 0.060 (1.52) MAX 0.015 (0.38) MIN
0.325 (8.26) 0.310 (7.87) 0.300 (7.62) 0.195 (4.95) 0.130 (3.30) 0.115 (2.92)
5.00 (0.1968) 4.80 (0.1890)
8 5
0.015 (0.38) GAUGE PLANE SEATING PLANE 0.430 (10.92) MAX
4.00 (0.1574) 3.80 (0.1497) 1
6.20 (0.2440)
4 5.80 (0.2284)
0.005 (0.13) MIN
0.014 (0.36) 0.010 (0.25) 0.008 (0.20)
1.27 (0.0500) BSC 0.25 (0.0098) 0.10 (0.0040)
1.75 (0.0688) 1.35 (0.0532)
0.50 (0.0196) x 45 0.25 (0.0099)
0.51 (0.0201) COPLANARITY SEATING 0.31 (0.0122) 0.10 PLANE
8 0.25 (0.0098) 0 1.27 (0.0500) 0.40 (0.0157) 0.17 (0.0067)
COMPLIANT TO JEDEC STANDARDS MS-001-BA CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. CORNER LEADS MAY BE CONFIGURED AS WHOLE OR HALF LEADS.
COMPLIANT TO JEDEC STANDARDS MS-012-AA CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.
Figure 60. 8-Lead Plastic Dual In-Line Package [PDIP] (N-8) P-Suffix Dimensions shown in inches and (millimeters)
0.775 (19.69) 0.750 (19.05) 0.735 (18.67)
14 1 8
Figure 62. 8-Lead Standard Small Outline Package [SOIC] Narrow Body (R-8) S-Suffix Dimensions shown in millimeters and (inches)
7
0.280 (7.11) 0.250 (6.35) 0.240 (6.10) 0.325 (8.26) 0.310 (7.87) 0.300 (7.62) 0.060 (1.52) MAX 0.015 (0.38) MIN 0.015 (0.38) GAUGE PLANE SEATING PLANE 0.430 (10.92) MAX 0.195 (4.95) 0.130 (3.30) 0.115 (2.92)
14 1
PIN 1 0.100 (2.54) BSC 0.210 (5.33) MAX 0.150 (3.81) 0.130 (3.30) 0.110 (2.79) 0.022 (0.56) 0.018 (0.46) 0.014 (0.36)
8.75 (0.3445) 8.55 (0.3366) 4.00 (0.1575) 3.80 (0.1496)
8 7
6.20 (0.2441) 5.80 (0.2283)
0.005 (0.13) MIN 0.070 (1.78) 0.050 (1.27) 0.045 (1.14)
0.014 (0.36) 0.010 (0.25) 0.008 (0.20)
0.25 (0.0098) 0.10 (0.0039) COPLANARITY 0.10
1.27 (0.0500) BSC
1.75 (0.0689) 1.35 (0.0531)
0.50 (0.0197) x 45 0.25 (0.0098)
0.51 (0.0201) 0.31 (0.0122)
SEATING PLANE
8 0.25 (0.0098) 0 1.27 (0.0500) 0.40 (0.0157) 0.17 (0.0067)
COMPLIANT TO JEDEC STANDARDS MS-001-AA CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. CORNER LEADS MAY BE CONFIGURED AS WHOLE OR HALF LEADS.
COMPLIANT TO JEDEC STANDARDS MS-012-AB CONTROLLING DIMENSIONS ARE IN MILLIMETERS; INCH DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF MILLIMETER EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.
Figure 61. 14-Lead Plastic Dual In-Line Package [PDIP] (N-14) P-Suffix Dimensions shown in inches and (millimeters)
Figure 63. 14-Lead Standard Small Outline Package [SOIC] Narrow Body (R-14) S-Suffix Dimensions shown in millimeters and (inches)
Rev. D | Page 21 of 24
OP184/OP284/OP484
ORDERING GUIDE
Model OP184ES OP184ES-REEL OP184ES-REEL7 OP184ESZ 1 OP184ESZ-REEL1 OP184ESZ-REEL71 OP184FS OP184FS-REEL OP184FS-REEL7 OP184FSZ1 OP184FSZ-REEL1 OP184FSZ-REEL71 OP284EP OP284EPZ1 OP284ES OP284ES-REEL OP284ES-REEL7 OP284ESZ1 OP284ESZ-REEL1 OP284ESZ-REEL71 OP284FS OP284FS-REEL OP284FS-REEL7 OP284FSZ1 OP284FSZ-REEL1 OP284FSZ-REEL71 OP284GBC OP484ES OP484ES-REEL OP484ESZ1 OP484ESZ-REEL1 OP484FP OP484FPZ1 OP484FS OP484FS-REEL OP484FS-REEL7 OP484FSZ1 OP484FSZ-REEL1 OP484FSZ-REEL71
1
Temperature Range -40C to +125C -40C to +125C -40C to +125C -40C to +125C -40C to +125C -40C to +125C -40C to +125C -40C to +125C -40C to +125C -40C to +125C -40C to +125C -40C to +125C -40C to +125C -40C to +125C -40C to +125C -40C to +125C -40C to +125C -40C to +125C -40C to +125C -40C to +125C -40C to +125C -40C to +125C -40C to +125C -40C to +125C -40C to +125C -40C to +125C -40C to +125C -40C to +125C -40C to +125C -40C to +125C -40C to +125C -40C to +125C -40C to +125C -40C to +125C -40C to +125C -40C to +125C -40C to +125C -40C to +125C
Package Description 8-Lead SOIC 8-Lead SOIC 8-Lead SOIC 8-Lead SOIC 8-Lead SOIC 8-Lead SOIC 8-Lead SOIC 8-Lead SOIC 8-Lead SOIC 8-Lead SOIC 8-Lead SOIC 8-Lead SOIC 8-Lead PDIP 8-Lead PDIP 8-Lead SOIC 8-Lead SOIC 8-Lead SOIC 8-Lead SOIC 8-Lead SOIC 8-Lead SOIC 8-Lead SOIC 8-Lead SOIC 8-Lead SOIC 8-Lead SOIC 8-Lead SOIC 8-Lead SOIC Die 14-Lead SOIC 14-Lead SOIC 14-Lead SOIC 14-Lead SOIC 14-Lead PDIP 14-Lead PDIP 14-Lead SOIC 14-Lead SOIC 14-Lead SOIC 14-Lead SOIC 14-Lead SOIC 14-Lead SOIC
Package Option R-8 R-8 R-8 R-8 R-8 R-8 R-8 R-8 R-8 R-8 R-8 R-8 N-8 N-8 R-8 R-8 R-8 R-8 R-8 R-8 R-8 R-8 R-8 R-8 R-8 R-8 R-14 R-14 R-14 R-14 N-14 N-14 R-14 R-14 R-14 R-14 R-14 R-14
Z = Pb-free part.
Rev. D | Page 22 of 24
OP184/OP284/OP484 NOTES
Rev. D | Page 23 of 24
OP184/OP284/OP484 NOTES
(c)2006 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. C00293-0-4/06(D)
Rev. D | Page 24 of 24


▲Up To Search▲   

 
Price & Availability of OP484

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X